A novel and reliable wafer level chip scale package (WLCSP) is investigated in this paper. It consists of a copper conductor layer and two low cost dielectric layers. The bump geometry consists of the eutectic solder, the copper core, and the under bump metallurgy. Nonlinear time-temperature-dependent finite element analyses are performed to determine the shear stress, shear creep strain, shear stress and shear creep strain hysteresis loops, and creep strain energy density of the corner solder joint. The thermal-fatigue life of the corner solder joint is then predicted by the averaged creep strain energy density range per cycle and a linear fatigue crack growth rate theory. The WLCSP solder bumps are also subjected to shear test. Finally, the WLCSP solder joints are subjected to both mechanical shear and thermal cycling tests. [S1043-7398(00)01004-5]

1.
Tsukada, Y., Tsuchida, S., and Mashimoto, Y., 1993, “A Novel Chip Replacement Method for Encapsulated Flip Chip Bonding,” Proceedings of IEEE Electronic Components & Technology Conference, Orlando, FL, June, pp. 199–204.
2.
Pompeo, F. L., Call, A. J., Coffin, J. T., and Buchwalter, S., 1995, “Reworkable Encapsulation for Flip Chip Packaging,” Proceedings of the International Intersociety Electronic Packaging Conference, Maui, HA, March, pp. 781–787.
3.
Suryanarayana, D., Varcoe, J. A., and Ellerson, J. V., 1995, “Reparability of Underfill Encapsulated Flip-Chip Packages,” Proceedings of IEEE Electronic Components & Technology Conference, Las Vegas, NV, May, pp. 524–528.
4.
Nguyen, L., Fine, P., Cobb, B., Tong, Q., Ma, B., and Savoca, A., 1998, “Reworkable Flip Chip Underfill—Materials and Processes,” Proceedings of the International Symposium on Microelectronics, San Diego, CA, November, pp. 707–713.
5.
Wang, L., and Wong, C. P., 1999, “Epoxy-Additive Interaction Studies of Thermally Reworkable Underfills for Flip-Chip Applications,” Proceedings of IEEE Electronic Components & Technology Conference, San Diego, CA, June, pp. 34–42.
6.
Crane, L., Torres-Filho, A., Yager, E., Heuel, M., Ober, C., Yang, S., Chen, J., and Johnson, R., 1999, “Development of Reworkable Underfills, Materials, Reliability and Proceeding,” Proceedings of NEPCON WEST, February, pp. 144–151.
7.
Wun, K. B., and Margaritis, G., 1996, “The Evaluation of Fast-Flow, Fast-Cure Underfills for Flip Chip on Organic Substrates,” Proceedings of IEEE Electronic Components & Technology Conference, Orlando, FL, May, pp. 540–545.
8.
Pascarella, N., and Baldwin, D., 1997, “Advanced Encapsulation Processing for Low Cost Electronics Assembly—A Cost Analysis,” The 3rd International Symposium and Exhibition on Advanced Packaging Materials, Processes, Properties, and Interfaces, Braselton, GA, Mar., pp. 50–53.
9.
Naguyen, L., Hoang, L., Fine, P., Tong, Q., Ma, B., Humphreys, R., Savoca, A., Wong, C. P., Shi, S., Vincent, M., and Wang, L., 1997, “High Performance Underfills Development—Materials, Processes, and Reliability,” IEEE 1st International Symposium on Polymeric Electronics Packaging, Norrkoping, Sweden, Oct., pp. 300–306.
10.
Wong
,
C. P.
,
Vincent
,
M. B.
, and
Shi
,
S.
,
1997
, “
Fast-Flow Underfill Encapsulant: Flow Rate and Coefficient of rmal Expansion,” Proceedings of the
ASME Adv. Electro. Packag.
,
19-1
, pp.
301
306
.
11.
Vincent, M. B., and Wong, C. P., 1998, “Enhancement of Underfill Encapsulants for Flip-Chip Technology,” Proceedings of Surface Mount International Conference, San Jose, CA, Aug., pp. 303–312.
12.
Tong, Q., Savoca, A., Nguyen, L., Fine, P., and Cobb, B., 1999, “Novel Fast Cure and Reworkable Underfill Materials,” Proceedings of IEEE Electronic Components & Technology Conference, San Diego, CA, June, pp. 43–48.
13.
Lau, J. H., 2000, Low Cost Flip Chip Technologies for DCA, WLCSP, and PBGA Assemblies, McGraw-Hill, New York, NY.
14.
Lau, J. H., and Lee, S. W. Ricky, 1999, Chip Scale Package, Design, Materials, Process, Reliability, and Reliability, McGraw-Hill, New York, NY.
15.
Lau, J. H., 1993, Thermal Stress and Strains in Microelectronics Packaging, Van Nostrand Reinhold, New York, NY.
16.
Lau, J. H., 1994, Chip On Board Technologies for Multichip Modules, Van Nostrand Reinhold, New York, NY.
17.
Lau, J. H., 1995, Ball Grid Array Technology, McGraw-Hill, New York, NY.
18.
Anderson, Guven, T., I., Madenci, E., and Gustafsson, G., 1999, “The Necessity of Reexamining Previous Life Prediction Analyses of Solder Joints in Electronic Packages,” Proceedings of IEEE Electronic Components & Technology Conference, June, pp. 656–663.
19.
Darveaux, R., 2000, “Effects of Simulation Methodology on Solder Joint Crack Growth Correlation,” Proceedings of IEEE Electronic & Components Technology Conference, May, pp. 1048–1058.
You do not currently have access to this content.